Tylsemi Logo

Tylsemi

Physical Design (all experience range)

Posted 2 Days Ago
Be an Early Applicant
Remote or Hybrid
Hiring Remotely in United States
Entry level
Remote or Hybrid
Hiring Remotely in United States
Entry level
As a Design Team Member, you will implement digital blocks to full-chip designs, focusing on physical design constraints and ensuring manufacturability by coordinating with various engineering teams.
The summary above was generated by AI
About Tylsemi

Tylsemi is building and scaling high-impact semiconductor operations. We partner across design, manufacturing, and supply chain to bring silicon from concept to high-volume production with speed, quality, and predictable execution.

Role Overview

As Design Team Member at Tylsemi, you will drive the implementation of digital blocks and/or full-chip designs from netlist to tapeout, partnering closely with RTL, verification, DFT, and signoff teams. This role is open across experience levels (0–30 years) and is ideal for leaders and engineers who enjoy solving complex timing, power, and physical constraints to deliver manufacturable, high-quality silicon.

What You’ll Do
  • Own physical implementation for blocks/subsystems/top-level: floorplanning, power planning, placement, CTS, routing, and ECO closure

  • Develop and refine constraints (SDC) in collaboration with RTL/STA; ensure constraints are consistent, complete, and implementation-ready

  • Drive timing closure across modes/corners, including setup/hold closure, clock quality, and path optimization

  • Close physical signoff requirements: DRC/LVS, IR drop/EM, antenna, density/fill, and manufacturability checks

  • Analyze and resolve congestion, utilization, and routing challenges; propose floorplan/architecture improvements when needed

  • Partner with STA and signoff teams to debug violations and implement clean, reviewable ECOs

  • Collaborate with DFT on scan/MBIST/DFT constraints and physical requirements; ensure implementation supports testability goals

  • Support low-power implementation (UPF/CPF intent awareness), multi-voltage domains, level shifters/isolation, and power gating as applicable

  • Create and maintain flow automation, checks, and reporting (Tcl/Python) to improve predictability and execution speed

  • Contribute to tapeout readiness: documentation, checklists, design reviews, and root-cause analysis of issues to prevent recurrence

What We’re Looking For
  • Hands-on experience with ASIC physical design implementation and closure (scope aligned to level of experience)

  • Strong understanding of digital design fundamentals, timing concepts, and physical effects (RC, crosstalk, clocking, variability)

  • Ability to debug systematically using reports/logs and to communicate clear problem statements and action plans

  • Comfort working cross-functionally with RTL, verification, DFT, STA, and signoff to resolve issues efficiently

  • Good engineering hygiene: version control, reproducible runs, clean documentation, and review-friendly ECO practices

Required Skills
  • ASIC design

Nice to Have
  • Experience with industry-standard P&R and signoff tools (e.g., Innovus/ICC2, PrimeTime, Calibre/ICV, RedHawk/Voltus or equivalents)

  • Advanced timing closure experience (useful skew, CRPR, OCV/AOCV/POCV, SI-aware optimization)

  • Experience with hierarchical design methodologies, chip-level integration, and multi-die/advanced packaging awareness

  • Low-power implementation experience (UPF), multi-corner multi-mode (MCMM) flows, and power integrity closure

  • Strong scripting/automation skills (Tcl/Python) and ability to build robust PD utilities and dashboards

  • Experience with foundry signoff requirements and tapeout checklists for advanced nodes

Success in This Role Looks Like
  • Predictable execution from floorplan to tapeout with clear milestones, risk tracking, and high-quality deliverables

  • Clean signoff (timing, DRC/LVS, IR/EM) with well-documented closure strategies and minimal late surprises

  • Fast, methodical debug and ECO turnaround that reduces schedule risk and improves overall team velocity

  • Strong collaboration that improves constraints quality, reduces iteration loops, and strengthens tapeout readiness

Location
  • Bengaluru, India

  • International

Top Skills

Asic Design
Calibre
Icc2
Icv
Innovus
Primetime
Python
Redhawk
Tcl
Voltus

Similar Jobs

6 Minutes Ago
Easy Apply
Remote
Easy Apply
Senior level
Senior level
Cloud • Security • Software • Cybersecurity • Automation
As Engineering Manager for GitLab CD, you will lead a new globally distributed team, manage delivery of a Continuous Deployment product, and collaborate with cross-functional teams to align technical decisions with business goals.
Top Skills: Ai ToolsBlue/Green DeploymentsCanary DeploymentsContinuous DeliveryDeployment AutomationDevsecopsEvent-Driven ArchitecturesGitlabGoKubernetesRelease OrchestrationRuby On RailsState Persistence
Yesterday
Easy Apply
Remote or Hybrid
Easy Apply
Mid level
Mid level
Consumer Web • HR Tech
The Applied AI Engineer will design and build agentic systems that automate insights into results, collaborating with teams to ensure systems are effective, reliable, and integrated with current AI tools.
Top Skills: .NetAws LambdaChatgptGoogle GeminiPerplexityPython
Yesterday
Remote or Hybrid
Senior level
Senior level
Fintech • Professional Services • Consulting • Energy • Financial Services • Cybersecurity • Generative AI
The Lead AI Engineer designs and delivers AI/ML and Generative AI solutions for banking platforms, integrating data and enabling AI-driven decisions.
Top Skills: AWSBedrockLambdaLangchainOpenaiPythonPyTorchS3SagemakerScikit-LearnTensorFlow

What you need to know about the Chicago Tech Scene

With vibrant neighborhoods, great food and more affordable housing than either coast, Chicago might be the most liveable major tech hub. It is the birthplace of modern commodities and futures trading, a national hub for logistics and commerce, and home to the American Medical Association and the American Bar Association. This diverse blend of industry influences has helped Chicago emerge as a major player in verticals like fintech, biotechnology, legal tech, e-commerce and logistics technology. It’s also a major hiring center for tech companies on both coasts.

Key Facts About Chicago Tech

  • Number of Tech Workers: 245,800; 5.2% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: McDonald’s, John Deere, Boeing, Morningstar
  • Key Industries: Artificial intelligence, biotechnology, fintech, software, logistics technology
  • Funding Landscape: $2.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Pritzker Group Venture Capital, Arch Venture Partners, MATH Venture Partners, Jump Capital, Hyde Park Venture Partners
  • Research Centers and Universities: Northwestern University, University of Chicago, University of Illinois Urbana-Champaign, Illinois Institute of Technology, Argonne National Laboratory, Fermi National Accelerator Laboratory

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account